Part Number Hot Search : 
UTC2822H TEA7089A SMBJ4 1N4738A 24771 K1413 DSA060 X9250
Product Description
Full Text Search
 

To Download HT162011 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ht1620/ht1620g ram mapping 32  4 lcd controller for i/o mcu patented pat no. : tw 099352 selection table ht162x ht1620 ht1621 ht1622 ht16220 ht1623 ht1625 ht1626 com 4 488881 6 seg 32 32 32 32 48 64 48 built-in osc.     crystal osc.  rev. 2.00 1 april 29, 2011 features  logic operating voltage: 2.4v~3.3v  lcd voltage: 3.6v~4.9v  low operating current <3  aat3v  external 32.768khz crystal oscillator  selection of 1/2 or 1/3 bias, and selection of 1/2 or 1/3 or 1/4 duty lcd applications  internal time base frequency sources  two selectable buzzer frequencies (2khz/4khz)  built-in capacitor type bias charge pump  time base or wdt overflow output  8 kinds of time base/wdt clock source  32 4 lcd driver  built-in 32  4-bit display ram  3-wire serial interface  internal lcd driving frequency source  software configuration feature  r/w address auto increment  data mode and command mode instructions  three data accessing modes  ht1620: 64pin lqfp package ht1620g: gold bumped chip general description the ht1620 is a 128 pattern (32  4), memory mapping, and multi-function lcd driver. the s/w configuration feature of the ht1620 makes it suitable for multiple lcd applications including lcd modules and display sub- systems. only three or four lines are required for the in - terface between the host controller and the ht1620. the ht1620 consumes low operating current owing to adopting capacitor type bias charge pump. the ht162x series have many kinds of products that match various applications. technical document  faqs  application note
block diagram note: cs: chip selection bz, bz : tone outputs wr ,rd , data: serial interface com0~com3, seg0~seg31: lcd outputs irq : time base or wdt overflow output vo15n: half voltage circuit output pin vee: double voltage circuit output pin cc1/cc2: external capacitor pin, for double voltage and half voltage circuit use pin assignment ht1620/ht1620g rev. 2.00 2 april 29, 2011 patented       
 
 
   
              
     
        
                        ! "  ! ! "  #  "    !  $  !  % " &  $ " &  % '   
(   )               *  * #  + , " " ,     -   ' , ! ' . / , & & #  +  * /  /  /   * /    ' ,   ! "  # ! "  ! , " "         "        
  ' - % 0 . 1 2 3 4 ' $ ' ' ' - ' % - $ - ' - - - % - 0 - . - 1 - 2 - 3 0 % 0 0 0 . 0 1 0 2 0 3 1 $1 '1 -1 %1 0 - 4 % $ % ' % - % 1 % 2 % 3 % 4 0 $ 0 ' 0 - . -. %. 0. .. 1 . 2. 3. 4 ' 0 ' . ' 1 % % % 0 % . ' 2 ' 3 ' 4 0 4. $. ' /  /    - , ! ' . / , & &  !  $  !  '  !  -  !  % " &  $ " &  ' " &  - " &  % " &  0 " &  . " &  1 /  " &  ' 4 " &  ' 3 " &  ' 2 " &  ' 1 " &  ' . " &  ' 0 " &  ' % " &  ' - " &  ' ' " &  ' $ " &  4 /  /  " &  3 " &  2 /  /  /  " &  % ' " &  % $ " &  - 4 " &  - 3 " &  - 2 " &  - 1 " &  - . " &  - 0 " &  - % " &  - - " &  - ' " &  - $ / 
pad assignment chip size: 92  89 (mil) 2 bump height: 18 m  3m min. bump spacing: 23.102 m bump size: 76  76m 2 * the ic substrate should be connected to vdd in the pcb layout artwork. ht1620/ht1620g rev. 2.00 3 april 29, 2011 patented #  +  * - 3 - 4 % $ % ' % - % % % 0 % . % 1 % 2 % 3 % 4 5 $ 6 $ 7   - , ! ' . / , & &  !  $  !  '  !  -  !  % " &  $ " &  ' " &  - " &  % " &  0 " &  . " &  % ' " &  % $ " &  - % " &  - 0 " &  - . " &  - 1 " &  - 2 " &  - 3 " &  - 4 " &  - $ " &  - ' " &  - -   '  * ,   ! "  # ! "  ! , " "         " ' 0 . 1 2 3 4 ' $ ' ' ' - ' % . ' - 2 ' 0 ' . ' 1 ' 2 ' 3 ' 4 - $ - ' - - - % - 0 - . - 1 0 $ 0 ' 0 - 0 % 0 0 0 . 0 1 0 2 0 3 0 4 . $ " &  1 " &  2 " &  3 " &  4 " &  ' $ " &  ' ' " &  ' - " &  ' % " &  ' 0 " &  ' . " &  ' 1 " &  ' 2 " &  ' 3 " &  ' 4 % -
pad coordinates unit: m pad no. x y pad no. x y 1 1047.550 1003.190 27 288.954 1017.875 2 1047.675 751.820 28 1066.345 956.690 3 1047.589 653.370 29 1066.345 857.591 4 1047.675 546.716 30 1066.345 758.569 5 1047.675 447.615 31 1066.345 659.470 6 1047.675 348.594 32 1066.345 560.449 7 1047.675 249.495 33 1066.345 461.351 8 1047.675 150.475 34 1066.345 362.330 9 1047.675 51.375 35 1066.345 263.230 10 1047.675 47.646 36 1066.345 164.210 11 1047.675 146.745 37 1066.345  65.110 12 1047.675 245.766 38 1066.345 33.910 13 1047.675 344.865 39 1066.345 133.010 14 998.865 1017.875 40 1061.255 1003.190 15 899.766 1017.875 41 962.234 1003.190 16 800.745 1017.875 42 863.135 1003.190 17 701.646 1017.875 43 612.943 1003.190 18 602.625 1017.875 44 430.677 999.625 19 503.526 1017.875 45 267.974 1003.190 20 404.505 1017.875 46 168.952 1003.190 21 305.406 1017.875 47 59.692 1003.715 22 206.385 1017.875 48 126.910 1003.190 23 107.285 1017.875 49 445.130 999.100 24 8.264 1017.875 50 704.419 999.100 25 90.835 1017.875 51 855.819 1003.190 26 189.855 1017.875 ht1620/ht1620g rev. 2.00 4 april 29, 2011 patented
pad description pad no. pad name i/o description 51, 1 cc1, cc2 i external capacitor pin, for double voltage and half voltage circuit use 2 vo15n o half voltage circuit output pin 3 vee  double voltage circuit output pin 4~7 com0~com3 o lcd common outputs 8~39 seg0~seg31 o lcd segment outputs 40 cs i chip selection input with pull-high resistor. when the cs is logic high, the data and command, read from or written to the ht1620 are disabled. the serial interface circuit is also reset. but if the cs is at logic low level and is input to the cs pad, the data and command transmis - sion between the host controller and the ht1620 are all enabled. 41 rd i read clock input with pull-high resistor. data in the ram of the ht1620 are clocked out on the falling edge of the rd signal. the clocked out data will appear on the data line. the host controller can use the next raising edge to latch the clocked out data. 42 wr i write clock input with pull-high resistor. data on the data line are latched into the ht1620 on the rising edge of the wr signal. 43 data i/o serial data input/output with pull-high resistor 44 vss  negative power supply, ground 45 osco o the osci and osco pads are connected to a 32.768khz crystal in order to generate a system clock. 46 osci i 47 vdd  positive power supply 48 irq o time base or wdt overflow flag, nmos open drain output 49, 50 bz, bz o 2khz or 4khz tone frequency output pair (tri-state output buffer) absolute maximum ratings supply voltage ...........................v ss  0.3v to v ss +3.6v storage temperature ............................ 50 o cto125 o c input voltage..............................v ss  0.3v to v dd +0.3v operating temperature........................... 25 o cto75 o c note: these are stress ratings only. stresses exceeding the range specified under absolute maximum ratings may cause substantial damage to the device. functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability. ht1620/ht1620g rev. 2.00 5 april 29, 2011 patented
d.c. characteristics ta=25 c symbol parameter test conditions min. typ. max. unit v dd conditions v dd operating voltage  2.4  3.3 v i dd operating current 3v see note 1  23 a i stb standby current 3v see note 2  1 a v il input low voltage 3v data, wr ,cs ,rd  0.6 v v ih input high voltage 3v data, wr ,cs ,rd 2.4  3.0 v i ol1 data, bz, bz , irq 3v v ol =0.3v 0.8 1.6  ma i oh1 data, bz, bz 3v v oh =2.7v 0.6 1.2  ma i ol2 lcd common sink current 3v v ol =0.3v 80 150  a i oh2 lcd common source current 3v v oh =2.7v 70 120  a i ol3 lcd segment sink current 3v v ol =0.3v 70 140  a i oh3 lcd segment source current 3v v oh =2.7v 30 60  a r ph pull-high resister 3v data, wr ,cs ,rd 100 200 300 k note: 1. no load, buzzer off, lcd on, system enable and cs =wr =rd =high 2. no load, buzzer off, lcd off, system disable and cs =wr =rd =high a.c. characteristics ta=25 c symbol parameter test conditions min. typ. max. unit v dd conditions f sys system clock 3v crystal 32khz  32768  hz f lcd lcd frame frequency  crystal 32khz  64  hz lcd frame frequency 1/2 duty  64  hz lcd frame frequency 1/3 duty  56  hz lcd frame frequency 1/4 duty  64  hz t com lcd common period  n: number of com  n/f lcd  s f clk serial data clock 3v write mode 4  150 khz read mode  75 khz f tone tone frequency (2khz) 3v crystal 32khz  2.0  khz tone frequency (4khz)  4.0  khz t cs serial interface reset pulse width (figure 3)  cs 500 600  ns t clk wr ,rd input pulse width (figure 1) 3v write mode 3.34  125 s read mode 6.67  t r ,t f rise/fall time serial data clock width (figure 1) 3v  120 160 ns t su setup time for data to wr ,rd clock width (figure 2) 3v  60 120  ns t h hold time for data to wr ,rd clock width (figure 2) 3v  500 600  ns ht1620/ht1620g rev. 2.00 6 april 29, 2011 patented
symbol parameter test conditions min. typ. max. unit v dd conditions t su1 setup time for cs to wr ,rd clock width (figure 3) 3v  500 600  ns t h1 hold time for cs to wr ,rd clock width (figure 3) 3v  500 600  ns t off v dd off times (figure 4)  vdd drop down to 0v 20  ms t sr v dd rising slew rate (figure 4)  0.05  v/ms note: 1. if the conditions of power-on reset timing are not satisfied in power on/off sequence, the internal power-on reset (por) circuit will not operate normally. 2. if the vdd drops below the minimum voltage of operating voltage spec. during operating, the conditions of power-on reset timing must be satisfied also. that is, the vdd must drop to 0v and keep at 0v for 20ms (min.) before rising to the normal operating voltage. ht1620/ht1620g rev. 2.00 7 april 29, 2011 patented           
                  figure 1              
                figure 2          ! "          #         
                figure 3   $ ! !    figure 4. power-on reset timing
ht1620/ht1620g rev. 2.00 8 april 29, 2011 patented functional description display memory  ram structure the static display ram is organized into 32  4 bits and stores the display data. the contents of the ram are di - rectly mapped to the contents of the lcd driver. data in the ram can be accessed by the read, write and read-mod ify-write commands. the following is a mapping from the ram to the lcd patterns. time base and watchdog timer  wdt the time base generator and wdt share the same di - vided ( 256) counter. timer dis/en/clr, wdt dis/en/clr and irq en/dis are independent from each other. once the wdt time-out occurs, the irq pin will stay at a logic low level until the clr wdt or the irq dis command is issued. buzzer tone output a simple tone generator is implemented in the ht1620. the tone generator can output a pair of differential driv - ing signals on the bz and bz which are used to gener - ate a single tone. lcd driver the ht1620 is a 128 (32  4) pattern lcd driver. it can be configured as 1/2 or 1/3 bias and 2 or 3 or 4 commons of lcd driver by the s/w configuration. this feature makes the ht1620 suitable for multiple lcd applica - tions. the lcd driving clock is derived from the system clock. the value of the driving clock is always 256hz even when it is at a 32.768khz crystal oscillator frequency. the lcd corresponding commands are summarized in the ta - ble. " &  $ " &  ' " &  - " &  % " &  % '  !  $  !  '  !  -  !  % 
% 
- 
' 
$         % ' $ ' - %       
1
<   5  . 6
 0 6
= = = 6
 $ 7    
0
<   5  % 6
 - 6
 ' 6
 $ 7 ram mapping  
& /   # " #  +
& /   # "   ; +    
      9
"      0  - . 1 
      
  #  +   ,   #  & 
& /   # " timer and wdt configurations name command code function lcd off 10000000010x turn off lcd outputs lcd on 10000000011x turn on lcd outputs bias and com 1000010abxcx c=0: 1/2 bias option c=1: 1/3 bias option ab=00: 2 commons option ab=01: 3 commons option ab=10: 4 commons option
ht1620/ht1620g rev. 2.00 9 april 29, 2011 patented the bold form of 1 0 0, namely 100 , indicates the com - mand mode id. if successive commands have been is - sued, the command mode id will be omitted, except for the first command. the lcd off command turns the lcd display off by disabling the lcd bias generator. the lcd on command, on the other hand, turns the lcd display on by enabling the lcd bias generator. the bias and com are the lcd panel related commands. with the use of the lcd related commands, the ht1620 can be compatible with most types of lcd panels. command format the ht1620 can be configured by the s/w setting. there are two mode commands to configure the ht1620 re - sources and to transfer the lcd display data. the configu - ration mode of the ht1620 is called command mode, and its command mode id is 100 . the command mode con - sists of a system configuration command, a system fre - quency selection command, an lcd configuration command, a tone frequency selection command, a timer/wdt setting command, and an operating command. the data mode, on the other hand, includes read, write, and read-modify-write operations. the fol - lowing are the data mode ids and the command mode id: operation mode id read data 1 1 0 write data 1 0 1 read-modify-write data 1 0 1 command command 1 0 0 the mode command should be issued before the data or command is transferred. if successive commands have been issued, the command mode id, 100 , can be omit- ted. while the system is operating in the non-successive command or the non-successive address data mode, the cs pin should be set to 1 and the previous opera - tion mode will be reset also. once the cs pin returns to 0 , a new operation mode id should be issued first. interfacing only four lines are required to interface with the ht1620. the cs line is used to initialize the serial inter - face circuit and to terminate the communication between the host controller and the ht1620. if the cs pin is set to 1, the data and command issued between the host con - troller and the ht1620 are first disabled and then initial - ized. before issuing a mode command or mode switching, a high level pulse is required to initialize the serial interface of the ht1620. the data line is the serial data input/out - put line. data to be read or written or commands to be writ - ten have to be passed through the data line. the rd line is the read clock input. data in the ram are clocked out on the falling edge of the rd signal, and the clocked out data will then appear on the data line. it is recommended that the host controller read in correct data during the in - terval between the rising edge and the next falling edge of the rd signal. the wr line is the write clock input. the data, address, and command on the data line are all clocked into the ht1620 on the rising edge of the wr sig - nal. there is an optional irq line to be used as an inter - face between the host controller and the ht1620. the irq pin can be selected as a timer output or a wdt over - flow flag output by the s/w setting. the host controller can perform the time base or the wdt function by connecting with the irq pin of the ht1620.
timing diagrams read mode (command code :110) read mode (successive address reading) write mode (command code :101) ht1620/ht1620g rev. 2.00 10 april 29, 2011 patented        ' ' $  .  0  %  -  '  $  $  '  -  %     
      
' 5   ' 7     5   - 7 ' ' $  .  0  %  -  '  $  $  '  -  %     5   ' 7     
      
- 5   - 7  "       "   ' ' $  .  0  %  -  '  $  $  '  -  %     
       5   7     5   7  $  '  -  %  $  '  -  %  $  '  -  %  $     5   > ' 7     5   > - 7     5   > % 7     "   ' $ '  .  0  %  -  '  $  $  '  -  %     
      
' 5   ' 7     5   ' 7 ' $ '  .  0  %  -  '  $  $  '  -  %     
      
- 5   - 7     5   - 7
write mode (successive address writing) note: it is recommended that the host controller should read with the data from the data line between the raising edge of the rd line and the falling edge of the next rd line. read-modify-write mode (command code :101) read-modify-write mode (successive address accessing) ht1620/ht1620g rev. 2.00 11 april 29, 2011 patented     "   ' $ '  .  0  %  -  '  $  $  '  -  %     
       5   7     5   7  $  '  -  %  $  '  -  %  $  '  -  %  $     5   > ' 7     5   > - 7     5   > % 7     "   ' $ '  .  0  %  -  '  $  $  '  -  %     
      
' 5   ' 7     5   ' 7  .  0  %  -  '  $  $  '  -  %     
      
- 5   - 7     5   - 7 ' $ '    $  '  -  %     5   ' 7     "   ' $ '  .  0  %  -  '  $  $  '  -  %     
       5   7     5   7  $  '  -  %  $  '  -  %  $  '  -  %  $     5   7     5   > ' 7     5   > ' 7    '  -  %  $     5   > - 7
command mode (command code :100) mode (data and command mode) ht1620/ht1620g rev. 2.00 12 april 29, 2011 patented     "   ' $ $  3  2  1  .  0  %  -  '  $     
'  3  2  1  .  0  %  -  '  $     
     = = =           
          "         
  
              
          
  
              
          
  
              
   
application circuits note: * the connection of the irq and rd pin is selectable depending on the requirement of the mcu. v dd =2.4v~3.3v, v ee = 1/2 v dd ,v lcd (lcd voltage)=v dd v ee =3/2 v dd =3.6v~4.9v. adjust r (external pull-high resistance) to fit user s time base clock. command summary name id command code d/c function def. read 110 a5a4a3a2a1a0d0d1d2d3 d read data from the ram write 101 a5a4a3a2a1a0d0d1d2d3 d write data to the ram read modify write 101 a5a4a3a2a1a0d0d d2d3 d read and write to the ram sys dis 100 0000-0000-x c turn off both system oscillator and lcd bias generator yes sys en 100 0000-0001-x c turn on system oscillator lcd off 100 0000-0010-x c turn off lcd bias generator yes lcd on 100 0000-0011-x c turn on lcd bias generator timer dis 100 0000-0100-x c disable time base output yes wdt dis 100 0000-0101-x c disable wdt time-out flag output yes timer en 100 0000-0110-x c enable time base output wdt en 100 0000-0111-x c enable wdt time-out flag output tone off 100 0000-1000-x c turn off tone outputs yes clr timer 100 0000-1101-x c clear the contents of the time base generator clr wdt 100 0000-111x-x c clear the contents of the wdt stage bias 1/2 100 0010-abx0-x c lcd 1/2 bias option ab=00: 2 commons option ab=01: 3 commons option ab=10: 4 commons option ht1620/ht1620g rev. 2.00 13 april 29, 2011 patented $ = '  ( #  + ?     "   ?           
       * ! "  # ! "  !  *        % - 2 1 3 @ a !          !  $
b
 !  % " &  $ b " &  % '   '   - , & & , ! ' . / ,   c  a  '  -
 
'  %
   d
'  - 6
'  %
 
'  0
    %   $ = '  ( $ = '  ( ,  
name id command code d/c function def. bias 1/3 100 0010-abx1-x c lcd 1/3 bias option ab=00: 2 commons option ab=01: 3 commons option ab=10: 4 commons option tone 4k 100 010x-xxxx-x c tone frequency, 4khz tone 2k 100 0110-xxxx-x c tone frequency, 2khz irq dis 100 100x-0xxx-x c disable irq output yes irq en 100 100x-1xxx-x c enable irq output f1 100 101x-0000-x c time base clock output: 1hz the wdt time-out flag after: 4s f2 100 101x-0001-x c time base clock output: 2hz the wdt time-out flag after: 2s f4 100 101x-0010-x c time base clock output: 4hz the wdt time-out flag after: 1s f8 100 101x-0011-x c time base clock output: 8hz the wdt time-out flag after: 1/2s f16 100 101x-0100-x c time base clock output: 16hz the wdt time-out flag after: 1/4s f32 100 101x-0101-x c time base clock output: 32hz the wdt time-out flag after: 1/8s f64 100 101x-0110-x c time base clock output: 64hz the wdt time-out flag after: 1/16s f128 100 101x-0111-x c time base clock output: 128hz the wdt time-out flag after:1/32s yes test 100 1110-0000-x c test mode, user don t use. normal 100 1110-0011-x c normal mode yes note: x: don , t care a5~a0: ram addresses d3~d0: ram data d/c: data/command mode def.: power on reset default all the bold forms, namely 110 , 101 , and 100 , are mode commands. of these, 100 indicates the command mode id. if successive commands have been issued, the command mode id except for the first command will be omitted. the source of the tone frequency and of the time base/wdt clock frequency can be derived from a 32.768khz crystal oscillator. calculation of the frequency is based on the system frequency sources as stated above. it is recommended that the host controller should initialize the ht1620 after power on reset, for power on reset may fail, which in turn leads to malfunctioning of the ht1620. ht1620/ht1620g rev. 2.00 14 april 29, 2011 patented
package information 64-pin lqfp (7mm  7mm) outline dimensions symbol dimensions in inch min. nom. max. a 0.350  0.358 b 0.272  0.280 c 0.350  0.358 d 0.272  0.280 e  0.016  f 0.005  0.009 g 0.053  0.057 h  0.063 i 0.002  0.006 j 0.018  0.030 k 0.004  0.008  07 symbol dimensions in mm min. nom. max. a 8.90  9.10 b 6.90  7.10 c 8.90  9.10 d 6.90  7.10 e  0.40  f 0.13  0.23 g 1.35  1.45 h  1.60 i 0.05  0.15 j 0.45  0.75 k 0.09  0.20  07 ht1620/ht1620g rev. 2.00 15 april 29, 2011 patented              
       
ht1620/ht1620g rev. 2.00 16 april 29, 2011 patented copyright  2011 by holtek semiconductor inc. the information appearing in this data sheet is believed to be accurate at the time of publication. however, holtek as - sumes no responsibility arising from the use of the specifications described. the applications mentioned herein are used solely for the purpose of illustration and holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. holtek s products are not authorized for use as critical components in life support devices or systems. holtek reserves the right to alter its products without prior notification. for the most up-to-date information, please visit our web site at http://www.holtek.com.tw. holtek semiconductor inc. (headquarters) no.3, creation rd. ii, science park, hsinchu, taiwan tel: 886-3-563-1999 fax: 886-3-563-1189 http://www.holtek.com.tw holtek semiconductor inc. (taipei sales office) 4f-2, no. 3-2, yuanqu st., nankang software park, taipei 115, taiwan tel: 886-2-2655-7070 fax: 886-2-2655-7373 fax: 886-2-2655-7383 (international sales hotline) holtek semiconductor inc. (shenzhen sales office) 5f, unit a, productivity building, no.5 gaoxin m 2nd road, nanshan district, shenzhen, china 518057 tel: 86-755-8616-9908, 86-755-8616-9308 fax: 86-755-8616-9722 holtek semiconductor (usa), inc. (north america sales office) 46729 fremont blvd., fremont, ca 94538 tel: 1-510-252-9880 fax: 1-510-252-9885 http://www.holtek.com


▲Up To Search▲   

 
Price & Availability of HT162011

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X